# **UM11225**

# NXP SE05x T=1 Over I<sup>2</sup>C Specification Rev. 1.2 — 10 December 2020

**User manual COMPANY PUBLIC** 

#### **Document information**

| Information | Content                                                                               |
|-------------|---------------------------------------------------------------------------------------|
| Keywords    | I <sup>2</sup> C T=1 ISO7816 SE05x                                                    |
| Abstract    | Specification for the data link layer protocol T=1 over I <sup>2</sup> C on the SE05x |



NXP SE05x T=1 Over I<sup>2</sup>C Specification

# **Revision History**

#### **Revision history**

| Revision number | Date       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.2             | 2020-12-10 | Updated legal information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 1.1             | 2020-01-08 | <ul> <li>Modifications:</li> <li>Added definition for DPWT (Power Wake-Up Time)</li> <li>Updated figure Figure 2</li> <li>Updated figure Figure 6 with STOP condition and MPOT</li> <li>Updated figure Figure 9</li> <li>Updated figure Figure 11</li> <li>Update table Table 13 to remove IRQCT and SEAL (not supported by this product)</li> <li>Updated chapter Section 2 add further statement to first item of the list.</li> <li>Updated chapter Section 2.1.1.1 to remove statement about multiple NAD values</li> <li>Updated chapter Section 2.1.1.2.3 to include further explanation on the Interface soft reset request and SE Chip reset request S-Block and add a new statement for WTX request</li> <li>Updated chapter Section 2.4.2</li> <li>Updated chapter Section 3 to update list of characteristics for I<sup>2</sup>C</li> <li>Updated chapter Section 3.1.1 to include statement that if I<sup>2</sup>C bus is free both lines SDA and SCL shall be HIGH</li> <li>Added chapter SE I<sup>2</sup>C Default Values Section 3.1.1.4</li> </ul> |
| 1.0             | 2019-06-06 | Initial version                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

NXP SE05x T=1 Over I<sup>2</sup>C Specification

### 1 Introduction

T=1 is a peer to peer, half duplex transmission protocol defined in ISO/IEC 7816-3. T=1 protocol usage is very common in the smart card domain. This document specifies how ISO/IEC 7816-3 T=1 protocol shall be used to transfer APDUs between a hosting device (HD) and a Secure Element (SE) using serial physical interfaces based on  $I^2C$ .

In view of the OSI protocol stack the serial physical interface  $I^2C$ , shall serve as physical layers. A customized ISO/IEC 7816-3 T=1 protocol shall be used as data link layer.

NXP SE05x T=1 Over I<sup>2</sup>C Specification

# 2 Data Link Layer (T=1)

This specification uses a Data Link Layer based on T=1 half duplex communication protocol as defined in ISO/IEC 7816-3. Proprietary extensions are added to ISO/IEC 7816-3 T=1 protocol to improve performance and to support additional features.

The main characteristics of this transmission protocol are the following:

- The transmission protocol starts with a first block transmitted by the hosting device (HD); it continues with alternating the right to transmit a block. Consequently, the HD shall always read the response of a previous request before issuing a new request to ensure the command and response sequence is always kept.
- A block is the smallest data unit that can be exchanged. A block may be used to convey:
  - Application data transparent to the transmission protocol.
  - Transmission control data including transmission error handling.
- The block structure allows checking the received block before processing the conveyed data.

The transmission protocol applies the principle of the OSI reference model. Three layers are defined:

- 1. The serial physical interface -I<sup>2</sup>C.
- 2. The data link layer based on T=1 half duplex communication protocol as defined in ISO/IEC 7816-3.
- 3. The application layer that processes commands, which involves the exchange of at least one block or chain of blocks in each direction.



Figure 1 shows data flow and communication layers in accordance to the OSI model of the T=1 communication stack over I<sup>2</sup>C interface.

- On the highest layer, the Application Layer, the ISO7816 APDU protocol is located. Applications and applets shall only use ISO7816 Application Protocol Data Units (APDUs) for communication.
- The T=1 protocol is the Data Link Layer. APDUs which shall be transmitted are split up in several frames and enveloped by a T=1 prologue and epilogue before they are passed to the next layer.
- The Physical Layer represents the serial physical interface layer I<sup>2</sup>C. This layer is responsible for transmitting/receiving T=1 frame bytes.

UM11225

NXP SE05x T=1 Over I<sup>2</sup>C Specification

#### 2.1 T=1 Block Frame Format

The T=1 block frame consists of three fields as shown in Table 1.

- 1. Prologue Field consists of
  - a. Node Address byte (NAD)
  - b. Protocol Control Byte (PCB)
  - c. Information Field Length (LEN)
- 2. **Information Field (INF)** consists of zero to LEN bytes. This field shall be present only if LEN is non-zero
- 3. **Epilogue Field** conveys the error detection code of the block. Two bytes cyclic redundancy code (CRC) is used for error detection as defined in [1].

Table 1. T=1 Frame Format

| Prologue field (mandatory) |              |              | Information field (optional) | Epilogue field (mandatory) |
|----------------------------|--------------|--------------|------------------------------|----------------------------|
| NAD (1 byte)               | PCB (1 byte) | LEN (1 byte) | INF (0 to LEN bytes)         | CRC16 (2 bytes)            |

#### 2.1.1 Prologue Field

One-byte LEN field is used in a 3-byte prologue and is used for blocks with 0 to 0xFE bytes in information field. <u>Table 2</u> shows the 3-byte prologue field format.

Table 2. 3-Byte Prologue

| 3-byte Prologue field |              |              |
|-----------------------|--------------|--------------|
| NAD (1 byte)          | PCB (1 byte) | LEN (1 byte) |

#### 2.1.1.1 Node Address Byte (NAD)

The node address byte (NAD) identifies the source and the intended destination of the block. Bits 1 to 4 encode the source node address (SAD) and bits 5 to 8 encode the destination node address (DAD). Values '0xFF' and '0x00' are invalid for NAD. DAD and SAD shall never have the same value.

Table 3. NAD Format

| Destination address (DAD) | Source address (SAD) |  |
|---------------------------|----------------------|--|
| 8 – 5                     | 4 – 1                |  |

<u>Table 4</u> lists proposed SAD and DAD values.

#### Table 4. SAD/DAD values

| Communication Direction | DAD | SAD | NAD value |
|-------------------------|-----|-----|-----------|
| HD to SE                | 0x5 | 0xA | 0x5A      |
| SE to HD                | 0xA | 0x5 | 0xA5      |

#### 2.1.1.2 Protocol Control Byte (PCB)

The protocol control byte (PCB) conveys information required to control transmission. PCB indicates the block frame type and defines whether the block is an I-Block, a R-Block or a S-Block.

 An information block (I-Block) is used to convey information for use by the application layer.

UM11225

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2020. All rights reserved.

NXP SE05x T=1 Over I<sup>2</sup>C Specification

- A receive ready block (R-Block) is used to convey a positive or negative acknowledgement.
- A supervisory block (S-Block) is used to exchange control information between the HD and the SE.

#### 2.1.1.2.1 Coding Of I-Block PCB

Bit-8 of the PCB is set to 0 for an I-Block.

- Bit-7 encodes the send-sequence number denoted N(S). N(S) alternates between 1 and 0.
- Bit-6 is the more-data bit denoted M-bit. M-bit is used for I-Block chaining.
- Bits 5 to 1 are reserved for future use and shall be set to 0.

Table 5. Coding of I-Block PCB

| Bit-8 | Bit-7 | Bit-6 | Bit-5 | Bit-4 | Bit-3 | Bit-2 | Bit-1 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| 0     | N(S)  | M     | 0     | 0     | 0     | 0     | 0     |

The chaining function allows the HD or the SE to transmit information (application data) longer than IFSC or IFSD. If the HD or the SE must transmit information longer than IFSC or IFSD respectively, it shall divide the information into pieces, each with length less than or equal to IFSC or IFSD and shall transmit each piece in a block using the chaining function.

The M-bit in PCB controls the chaining of I-Blocks. The value of the M-bit indicates the state of the I-Block.

- If M = 1, then the I-Block is chained to the next block, which shall be an I-Block.
- If M = 0, then the I-Block is not chained to the next block.

If the receiver correctly receives a more-data I-Block, then it shall transmit R(N(R)), where N(R) is set to N(S) of the expected I-Block.

#### 2.1.1.2.2 Coding of R-Block PCB

Bits 8 and 7 of the PCB are set to 10b for an R-Block.

- Bit-5 encodes the expected sequence number denoted N(R).
- Bits 1 and 2 encode the error code. Refer to Table 7 for the supported error codes
- Remaining bits are reserved for future use and shall be set to 0.

Table 6. Coding of R-Block PCB

| Bit-8 | Bit-7 | Bit-6 | Bit-5 | Bit-4 | Bit-3 | Bit-2      | Bit-1 |
|-------|-------|-------|-------|-------|-------|------------|-------|
| 1     | 0     | 0     | N(R)  | 0     | 0     | Error code | 9     |

Table 7. R-Block Error codes

| Bit-2 | Bit-1 | Error definition           |  |  |
|-------|-------|----------------------------|--|--|
| 0     | 0     | Error-free acknowledgement |  |  |
| 0     | 1     | CRC error                  |  |  |
| 1     | 0     | Other error                |  |  |

#### R-Block is used to:

NXP SE05x T=1 Over I<sup>2</sup>C Specification

- Indicate error and request the sender to re-transmit the last block
- Acknowledge error-free reception of I-Block in case of chaining

#### 2.1.1.2.3 Coding of S-Block PCB

Bits 8 and 7 of the PCB are set to 11b for an S-Block. Remaining bits are used to encode S-Block request/response commands as listed in <u>Table 9</u>.

#### Table 8. Generic S-Block Coding

| Bit-8 | Bit-7 | Bit-6                    | Bit-5 | Bit-4 | Bit-3 | Bit-2 | Bit-1 |
|-------|-------|--------------------------|-------|-------|-------|-------|-------|
| 1     | 1     | Request/Response command |       |       |       |       |       |

#### Table 9. Coding of S-Block PCB

| S-Block Command               | Bits 1 to 6 | INF                              | Description                                                                                                                                                     |
|-------------------------------|-------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESYNC request                | 000000ь     | Absent, LEN = 0                  | Command to re-synchronize and reset I-Block sequence number to zero                                                                                             |
| RESYNC response               | 100000b     | Absent. Len – 0                  | Response command to acknowledge RESYNC request                                                                                                                  |
| IFS request                   | 000001b     | IFS size                         | Command to request IFS length change. INF field holds the requested IFS size. Refer to Section 2.1.2.1 for details                                              |
| IFS response                  | 100001b     |                                  | Response command to acknowledge IFS request                                                                                                                     |
| ABORT request                 | 000010b     |                                  | Command to request chain abortion                                                                                                                               |
| ABORT response                | 100010b     | Absent. LEN = 0                  | Response command to acknowledge ABORT request                                                                                                                   |
| WTX request                   | 000011b     | intogor multiplior               | Command to request Waiting Time extension                                                                                                                       |
| WTX response                  | 100011b     | integer multiplier<br>of the BWT | Response command to acknowledge WTX request                                                                                                                     |
| Interface soft reset request  | 001111b     | Absent. LEN = 0                  | Command to request for a soft reset of the logical connection.                                                                                                  |
| Interface soft reset response | 101111b     | ATR bytes                        | Response command to acknowledge interface reset request. Refer to section Section 2.2 for details                                                               |
| End of APDU session request   | 000101b     |                                  | Command to indicate end of APDU session.                                                                                                                        |
| End of APDU session response  | 100101b     | Absent. LEN = 0                  | Response command to acknowledge end of APDU command. SE shall reset the protocol context and initiate power saving sequence after sending the command response. |
| SE Chip reset request         | 000110b     |                                  | Command to request reset of SE.                                                                                                                                 |
| SE Chip reset response        | 100110b     | Absent. LEN = 0                  | Response command to acknowledge SE chip reset command. SE shall do a power reset after sending the command response.                                            |
| Get ATR request               | 000111b     | Absent. LEN = 0                  | Command to retrieve ATR bytes without resetting SE                                                                                                              |

NXP SE05x T=1 Over I<sup>2</sup>C Specification

Table 9. Coding of S-Block PCB...continued

| S-Block Command  | Bits 1 to 6 | INF       | Description                                                                      |
|------------------|-------------|-----------|----------------------------------------------------------------------------------|
| Get ATR response | 100111b     | ATR DVIES | Response command to acknowledge Get ATR request. ATR bytes are send in INF field |

Interface soft reset request S-Block command shall reset both protocol context and SE context with respect to the logical connection. SE shall send the command response with ATR bytes in INF field once the context reset is complete. HD shall not send this command as a response to WTX request. On soft reset, SE shall discard any pending response block on the logical connection. After Host has send the Interface soft reset request S-Block Host must ensure that for DMPOT SCL and SDA lines are in the default state HIGH.

HD shall use **End of APDU session request** S-Block command to indicate end of APDU session on the logical connection. SE shall reset the protocol context of the logical connection and may initiate power saving sequence after sending response to this command. SE shall wake up automatically if HD sends a T=1 block.

**SE Chip reset request** S-Block command shall reset SE chip. SE shall do self-reset once the response command is send to the HD. After Host has send the SE Chip reset request S-Block Host must ensure that for DPWT SCL and SDA lines are in the default state HIGH.

HD shall always respond to a WTX request with a WTX response.

#### 2.1.1.3 Information Field Length (LEN)

The Information Field Length (LEN) byte(s) encodes the number of bytes in the information field of the block.

- The value '00' encodes zero: INF is absent.
- One-byte LEN shall be used in Prologue field if the information field size is less than 0xFF bytes.

#### 2.1.2 Information Field (INF)

The contents of the information field bytes depend upon the block type.

Table 10. Block Types

| Block type | Information field usage          |
|------------|----------------------------------|
| I-Block    | Application data (C-APDU/R-APDU) |
| R-Block    | Absent                           |
| S-Block    | Refer to Table 9 for details     |

#### 2.1.2.1 Information Field Size (IFS)

The Information Field Size (IFS) defines the maximum size of information field (INF) that a block can hold.

- · IFSC defines the IFS of the SE
- · IFSD defines the IFS of the HD

This protocol uses the same value for both IFSC and IFSD and both values are always in sync. ATR includes the maximum IFSC value of the SE.

UM11225

NXP SE05x T=1 Over I<sup>2</sup>C Specification

SE shall use the maximum IFS size indicated in ATR on init. HD may use IFS request S-Block command to reduce the IFS size. SE shall acknowledge the request by IFS response S-Block command if the requested IFS size can be supported. SE shall reset the IFS to maximum value on soft reset.

IFS size of each logical connection shall be maintained separately. Soft reset command send on one logical connection shall reset the IFS of that logical connection only.

#### 2.1.3 Epilogue Field (CRC)

The epilogue field conveys the error detection code of the block. Cyclic redundancy code (CRC) is used for error detection.

CRC shall be computed for all bytes in Prologue and INF fields.

#### 2.2 Answer to Reset (ATR)

SE shall return ATR bytes as a response to Soft Reset request or Get ATR request S-Block command. INF bytes of interface soft reset/Get ATR S-Block response command shall hold the ATR bytes.

#### 2.2.1 ATR - Common Structure

This section describes the common structure of the ATR, irrespective of the Physical Layer that is used.

Table 11. ATR - Common Structure

| Name           | Length | Description                                                                                                                                                                                                                    |
|----------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PVER           | 1      | Protocol Version.  This version of the specification defines version '01' of the protocol. Higher versions shall be backward compatible with lower versions. Lower versions may miss some new capabilities of higher versions. |
| VID            | 5      | Vendor ID according to [7816-4]                                                                                                                                                                                                |
| Length of DLLP | 1      | Length of Data Link Layer Parameters                                                                                                                                                                                           |
| DLLP           | Var.   | Data Link Layer Parameters: See <u>Table 12</u>                                                                                                                                                                                |
| PLID           | 1      | Physical Layer ID (always I <sup>2</sup> C so fixed to 2)                                                                                                                                                                      |
| Length of PLP  | 1      | Length of Physical Layer Parameters                                                                                                                                                                                            |
| PLP            | Var.   | Physical Layer Parameters: See <u>Table 13</u>                                                                                                                                                                                 |
| Length of HB   | 1      | Length of Historical Bytes                                                                                                                                                                                                     |
| НВ             | Var.   | Historical Bytes                                                                                                                                                                                                               |

#### 2.2.2 ATR - Specific Parameters for Data Link Layer

This section describes the parameters provided by the ATR for the Data Link Layer.

Table 12. ATR - Specific Parameters for Data Link Layer

| Name | Length | Description                                         |
|------|--------|-----------------------------------------------------|
| BWT  | 2      | Block Waiting Time (in ms)                          |
| IFSC | 2      | Maximum Information Field Size of the SE (in bytes) |

JM11225 All information provided in this document is subject to legal disclaimers. © NXP B.V. 2020. All rights reserved

NXP SE05x T=1 Over I<sup>2</sup>C Specification

# 2.2.3 ATR – Specific Parameters for I<sup>2</sup>C Physical Layer

This section describes the parameters provided by the ATR when the I<sup>2</sup>C Physical Layer is used.

Table 13. ATR – Specific Parameters for I<sup>2</sup>C Physical Layer

| Name          | Length | Description                                                                                                                                                                                                                                  |
|---------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MCF           | 2      | Maximal I <sup>2</sup> C Clock Frequency at which the SE may operate (in kHz)                                                                                                                                                                |
| Configuration | 1      | Method for SE Data Available that shall be used by the HD to detect that response data may be read from the SE:  • b1-b3: RFU Support of the I <sup>2</sup> C High Speed Mode:  • b4 = 0: HS mode not supported  • b4 = 1: HS mode supported |
| MPOT          | 1      | Minimum Polling Time (conditional to Polling Mode support) (in ms)                                                                                                                                                                           |
| RFU           | 1      | Not used for this product                                                                                                                                                                                                                    |
| RFU           | 2      | Not used for this product                                                                                                                                                                                                                    |
| SEGT          | 2      | Secure Element Guard Time (in µs)                                                                                                                                                                                                            |
| WUT           | 2      | Wake-Up Time (in $\mu$ s): when receiving a Wake-Up Byte, time after which the SE is ready to receive a command.                                                                                                                             |

#### 2.3 Rules for Error-Free Operation

To ensure error free operation, this protocol shall follow below rules in addition to the rules listed in section 11.6.2 of [1].

#### 2.3.1 Initialization

SE shall be in Receive state after power-on boot. The HD shall transmit the first block. First block shall be either an I-Block with N(S) = 0 denoted I(0, M), or an S-Block.

SE shall be in Send state after receiving S(Interface soft reset request) to send out the ATR, but shall reset the protocol context.

Note: It is recommended that HD should use S(Interface soft reset request) after power-on boot to ensure HD and SE are synchronized.

#### 2.3.2 Processing

SE shall enter Process state on receiving the command block from the HD and shall exit Process state and go to Send state once the command is processed. When response is read out by the HD, SE shall go to Receive state again.

#### 2.3.3 Acknowledgement

I-Blocks are acknowledged by sending the next I-Block.

Without chaining or at the last block of a chain, I(Na(S), 0) transmitted by A is implicitly acknowledged by I(Nb(S), M) transmitted by B.

With chaining, I(Na(S), 1) transmitted by A is acknowledged by R(Nb(R)) transmitted by B, with Nb(R) indicating the send-sequence number of the next expected block.

UM11225

NXP SE05x T=1 Over I<sup>2</sup>C Specification

#### 2.3.4 Waiting Time Extension

If the SE requires more than BWT to process the previously received command block, it shall transmit S(WTX request) S-Block command. The HD shall acknowledge by sending S(WTX response). The new processing time starts at the leading edge of the last character of S(WTX response).

SE shall transmit S(WTX request) for both I-Block and S-Block commands if the processing of the command requires more than BWT.

#### 2.4 Error handling

This protocol shall follow below rules to handle errors in addition to the error handling rules listed in section 11.6.3 of [1].

#### 2.4.1 Re-transmission

In case of a transmission error, where the HD either

- · fails to receive an error-free block from SE, or
- repeatedly receives an R-Block from SE.

HD shall make a maximum of ten further attempts in succession by sending an R-Block to the SE or retransmitting the previously block.

HD shall transmit S(Interface soft reset request) after the maximum of retransmission attempts.

#### 2.4.2 Error Recovery

If the SE in Send state cannot send the complete command response block to the HD, because HD sends a new command block, before reading complete command response block, SE shall go to Receive state to receive the new command block. Command response block shall be discarded. In this case SE behaves as if a S(Interface soft reset request) has been received..

NXP SE05x T=1 Over I<sup>2</sup>C Specification

# 3 Physical Interfaces

Serial physical interfaces, I<sup>2</sup>C , shall be used by this protocol to transmit/receive protocol data frames.

- · SE shall be in Receive state after power-on boot
- SE shall switch to Processing state once HD finishes to write the protocol command block.
- SE shall switch to Sending state once processing is done and SE is ready with protocol response block.
- SE shall switch back to Receive state once HD reads-out the response from SE
- After sending S(Interface soft reset request) HD shall ensure that for DMPOT both SDA and SCL are in default state HIGH.
- SE shall be in Send state after S(Interface soft reset request) to transmit ATR.



# 3.1 I<sup>2</sup>C Interface

#### 3.1.1 Description

I<sup>2</sup>C Interface is a half-duplex communication interface. Only two wires are required to establish connection between one I<sup>2</sup>C master and several slaves - clock line (SCL) and data line (SDA).

SE shall be the I<sup>2</sup>C slave and HD shall act as the I<sup>2</sup>C master.

NXP SE05x T=1 Over I<sup>2</sup>C Specification



Note: When the bus is free or idle, both lines SCL and SDA shall be HIGH.

#### 3.1.1.1 SE I<sup>2</sup>C Receive State

In receive state, SE is idle and is waiting for protocol command block from the HD. In this state SE shall:

ACK I<sup>2</sup>C WRITE request from HD

<u>Figure 4</u> shows the format of  $I^2C$  frame that encapsulates T=1 protocol block frame from HD to SE. HD shall start the frame with  $I^2C$  start condition and end with  $I^2C$  stop condition. HD shall not use repeated start to send/receive any frame. HD shall send the complete T=1 frame in one fragment (in one  $I^2C$  write cycle).



HD shall follow below sequence to send a frame to the Slave:

- 1. Send I<sup>2</sup>C start condition
- 2. Send the I<sup>2</sup>C address of the slave with the R/W bit low (Write to Slave)
- 3. Send T=1 Block bytes
- 4. Send I<sup>2</sup>C stop condition

The HD may abort the frame transmission by sending Stop. On detecting Stop condition, SE shall switch to processing data state. In this state the frame will be analyzed. If the frame is not a valid T=1 frame, the error recovery mechanism gets activated which defines that the SE shall respond with an R-Block. Hence SE enters the Send state to send appropriate R-Block. The HD must read the R-Block following which SE enters the Receive state and waits for the next T=1 frame.

NXP SE05x T=1 Over I<sup>2</sup>C Specification



# 3.1.1.2 SE I<sup>2</sup>C Processing State

SE shall switch from receiving state to processing state on receiving the I<sup>2</sup>C STOP sequence from the HD. In processing state:

- SE shall NACK any I<sup>2</sup>C WRITE request from HD
- SE shall NACK any I<sup>2</sup>C READ request from HD if busy

HD shall poll for the response from SE by sending a one byte read request to SE. HD shall ignore and retry if SE NACK the I<sup>2</sup>C read request. After receiving a NACK from the SE, HD shall wait MPOT before sending a new read request.

NXP SE05x T=1 Over I<sup>2</sup>C Specification



#### 3.1.1.3 SE I<sup>2</sup>C Send State

SE shall switch to send state once command processing is complete and is ready to send the protocol response command block. In send state:

• SE shall ACK I<sup>2</sup>C READ request from the HD.

Figure 7 shows the format of I<sup>2</sup>C frame that encapsulates T=1 protocol block frame from SE to HD. SE shall be in send state until all response bytes are read-out by the HD or the HD sends a new WRITE request. HD may read the response bytes in multiple I<sup>2</sup>C READ transactions (see Figure 8) or in a single I<sup>2</sup>C READ transaction. SE shall switch back to receive state once all response bytes are read-out by the HD. If HD sends a new WRITE request, SE shall switch to receive state and shall abort sending of response bytes.

If the HD reads more data bytes than SE has available, SE sends a IDLE byte (0xFF) to indicate that it does not have data to send.

# NXP SE05x T=1 Over I<sup>2</sup>C Specification





# NXP SE05x T=1 Over I<sup>2</sup>C Specification



Figure 11 shows the HD read sequence flow diagram.

NXP SE05x T=1 Over I<sup>2</sup>C Specification



# 3.1.1.4 SE I<sup>2</sup>C Default Values

SE shall use the following default values for the  ${\rm I}^2{\rm C}$  parameters:

UM11225

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2020. All rights reserved.

# NXP SE05x T=1 Over I<sup>2</sup>C Specification

Table 14. I<sup>2</sup>C Default

#### Values

| Paramet er | Value | Unit | Description                     |
|------------|-------|------|---------------------------------|
| DSEGT      | 10    | us   | Default SEGT value              |
| DMPOT      | 1     | ms   | Default MPOT value              |
| DPWT       | 5     | ms   | Default Power-Wakeup Time value |

NXP SE05x T=1 Over I<sup>2</sup>C Specification

# 4 Abbreviations and Notations

#### Table 15. Abbreviations

| Abbreviation | Meaning                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| APDU         | Application Protocol Data Unit                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| ATR          | Answer to Reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| BWT          | Block Waiting Time: maximum delay between the leading edge of the last character of the command block received by the SE and the leading edge of the first character of the next response block transmitted by the SE. It represents the maximum time the SE may take to send its response. It is used to detect cases where the SE does not respond or takes too long to respond. The SE shall send a WTX signal if it wishes more time to process a command and build the corresponding response. |
| IDLE byte    | IDLE byte has a value of 0xFF. It indicates SE is idle and does not have any more bytes to send.                                                                                                                                                                                                                                                                                                                                                                                                    |
| CRC          | Cyclic Redundancy Code                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| DAD          | Destination Node Address                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| HD           | Hosting Device (master of a I <sup>2</sup> C communication)                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| KhZ          | 1000 Hertz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| I-Block      | Information Block                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| IFS          | Maximum Information Field Size                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| IFSC         | Maximum information field size of SE                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| IFSD         | Maximum information field size of Hosting Device                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| INF          | Information Field                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| LEN          | LENgth byte(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| NAD          | Node Address Byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| MPOT         | Minimum Polling Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| POT          | Polling Time: time interval between two polling requests made by the HD. This time interval shall be chosen by the HD based on the performances of the SE. The chosen value shall not be lower than the Minimum Polling Time (MPOT) communicated by the SE in the ATR.                                                                                                                                                                                                                              |
| MSB          | Most Significant Bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| PCB          | Protocol Byte                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| DPWT         | Default Power Wake-Up Time: Time HD shall wait after power on before it starts to communicate with the SE.                                                                                                                                                                                                                                                                                                                                                                                          |
| R-Block      | Receive Ready Block                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SAD          | Source Node Address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| S-Block      | Supervisory Block                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| SCL          | Serial Clock Line                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| SDA          | Serial Data Line                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| SE           | Secure Element                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| SEGT         | Secure Element Guard Time. Waiting time required by the SE between two I <sup>2</sup> C accesses.                                                                                                                                                                                                                                                                                                                                                                                                   |

UM11225

# NXP SE05x T=1 Over I<sup>2</sup>C Specification

#### Table 15. Abbreviations...continued

| Abbreviation | Meaning                                                                        |
|--------------|--------------------------------------------------------------------------------|
| WUT          | Time taken by the SE to leave Power-Saving Mode and get ready to receive data. |

NXP SE05x T=1 Over I<sup>2</sup>C Specification

# 5 References

[1] **ISO/IEC 7816-3:2006** Identification cards – Integrated circuit cards – Part 3: Cards with contacts – Electrical interface and transmission protocols

#### NXP SE05x T=1 Over I<sup>2</sup>C Specification

# 6 Legal information

#### 6.1 Definitions

**Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information.

#### 6.2 Disclaimers

Limited warranty and liability - Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or

the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Evaluation products — This product is provided on an "as is" and "with all faults" basis for evaluation purposes only. NXP Semiconductors, its affiliates and their suppliers expressly disclaim all warranties, whether express, implied or statutory, including but not limited to the implied warranties of non-infringement, merchantability and fitness for a particular purpose. The entire risk as to the quality, or arising out of the use or performance, of this product remains with customer. In no event shall NXP Semiconductors, its affiliates or their suppliers be liable to customer for any special, indirect, consequential, punitive or incidental damages (including without limitation damages for loss of business, business interruption, loss of use, loss of data or information, and the like) arising out the use of or inability to use the product, whether or not based on tort (including negligence), strict liability, breach of contract, breach of warranty or any other theory, even if advised of the possibility of such damages. Notwithstanding any damages that customer might incur for any reason whatsoever (including without limitation, all damages referenced above and all direct or general damages), the entire liability of NXP Semiconductors, its affiliates and their suppliers and customer's exclusive remedy for all of the foregoing shall be limited to actual damages incurred by customer based on reasonable reliance up to the greater of the amount actually paid by customer for the product or five dollars (US\$5.00). The foregoing limitations, exclusions and disclaimers shall apply to the maximum extent permitted by applicable law, even if any remedy fails of its essential purpose.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

Security — Customer understands that all NXP products may be subject to unidentified or documented vulnerabilities. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. NXP has a Product Security Incident Response Team (PSIRT) (reachable at PSIRT@nxp.com) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products.

#### 6.3 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

NXP — wordmark and logo are trademarks of NXP B.V.

UM11225

# NXP SE05x T=1 Over I<sup>2</sup>C Specification

# **Tables**

| Tab. 1. | T=1 Frame Format5       | Tab. 10. | Block Types        | 8  |
|---------|-------------------------|----------|--------------------|----|
|         | 3-Byte Prologue5        |          |                    |    |
|         | NAD Format5             |          |                    |    |
| Tab. 4. | SAD/DAD values5         |          | Layer              | 9  |
|         | Coding of I-Block PCB6  |          |                    |    |
| Tab. 6. | Coding of R-Block PCB6  |          | Layer              | 10 |
| Tab. 7. | R-Block Error codes6    | Tab. 14. | I2C Default Values | 19 |
| Tab. 8. | Generic S-Block Coding7 | Tab. 15. | Abbreviations      | 20 |
| Tab. 9. | Coding of S-Block PCB7  |          |                    |    |

# NXP SE05x T=1 Over I<sup>2</sup>C Specification

# **Figures**

| Fig. 1. | T=1 over I2C Communication Stack 4 | Fig. 7.  | I2C frame - SE to HD           | 16 |
|---------|------------------------------------|----------|--------------------------------|----|
| Fig. 2. | SE I2C Slave State Machine12       | Fig. 8.  | I2C multiple frames - SE to HD | 16 |
| Fig. 3. | Simplified I2C Schematics 13       | Fig. 9.  | SE sends data to HD            | 16 |
| Fig. 4. | I2C Frame - HD to SE13             | Fig. 10. | I2C multiple frames - SE to HD | 17 |
| Fig. 5. | HD Sends Data to SE14              | Fig. 11. | HD Read Sequence               | 18 |
| Fia. 6. | HD Polling SE for Response Data 15 | · ·      | ·                              |    |

# NXP SE05x T=1 Over I<sup>2</sup>C Specification

#### **Contents**

| 1       | Introduction                               | 3  |
|---------|--------------------------------------------|----|
| 2       | Data Link Layer (T=1)                      |    |
| 2.1     | T=1 Block Frame Format                     | 5  |
| 2.1.1   | Prologue Field                             | 5  |
| 2.1.1.1 | Node Address Byte (NAD)                    | 5  |
| 2.1.1.2 | Protocol Control Byte (PCB)                | 5  |
| 2.1.1.3 | Information Field Length (LEN)             | 8  |
| 2.1.2   | Information Field (INF)                    | 8  |
| 2.1.2.1 | Information Field Size (IFS)               | 8  |
| 2.1.3   | Epilogue Field (CRC)                       | 9  |
| 2.2     | Answer to Reset (ATR)                      | 9  |
| 2.2.1   | ATR – Common Structure                     | 9  |
| 2.2.2   | ATR – Specific Parameters for Data Link    |    |
|         | Layer                                      | 9  |
| 2.2.3   | ATR – Specific Parameters for I2C Physical |    |
|         | Layer                                      |    |
| 2.3     | Rules for Error-Free Operation             |    |
| 2.3.1   | Initialization                             | 10 |
| 2.3.2   | Processing                                 | 10 |
| 2.3.3   | Acknowledgement                            | 10 |
| 2.3.4   | Waiting Time Extension                     | 11 |
| 2.4     | Error handling                             | 11 |
| 2.4.1   | Re-transmission                            | 11 |
| 2.4.2   | Error Recovery                             | 11 |
| 3       | Physical Interfaces                        | 12 |
| 3.1     | I2C Interface                              |    |
| 3.1.1   | Description                                |    |
| 3.1.1.1 | SE I2C Receive State                       |    |
| 3.1.1.2 | SE I2C Processing State                    |    |
| 3.1.1.3 | SE I2C Send State                          |    |
| 3.1.1.4 | SE I2C Default Values                      |    |
| 4       | Abbreviations and Notations                |    |
| 5       | References                                 |    |
| 6       | Legal information                          | 23 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.